

### Performance characteristics

Frequency range: 27-31GHz Small Signal Gain: 27 dB

P-1dB: 23 dBm Psat: 24 dBm

Power supply: +5V@120mA

500hm input/output 100% on-chip testing

Chip size: 1.75 x 0.8 x 0.1mm

# Functional Block Diagram



### **Product Introduction**

GPA -2731A is a broadband high-gain, high-efficiency, high- power amplifier chip based on GaAs technology, covering a frequency range of 27~31GHz, a small signal gain of 27dB, and a P-1 output power of 23dBm. The chip via metallization process ensures good grounding, and the back side is metallized for eutectic sintering process.

| Use restriction parameter <sup>1</sup> |              |  |
|----------------------------------------|--------------|--|
| Maximum drain voltage                  | +7 V         |  |
| Maximum gate bias                      | - 3 V        |  |
| Maximum input power                    | +20 dBm      |  |
| Operating temperature                  | -55 ~ +85°C  |  |
| Storage temperature                    | -65 ~ +150°C |  |

[1] Exceeding any of these maximum limits may cause permanent damage.

| Electrical parameters (Ta=+25°C, Vd= +5 V, Vg=-0.75V, Ids= 120 mA)                   |         |               |         |      |  |
|--------------------------------------------------------------------------------------|---------|---------------|---------|------|--|
| index                                                                                | Minimum | Typical Value | Maximum | unit |  |
| Frequency Range                                                                      |         | 27-31         |         |      |  |
| Small Signal Gain                                                                    | 26.5    | 27            | 27.5    | dB   |  |
| Gain Flatness                                                                        |         | ± 0.5         |         |      |  |
| P-1dB                                                                                | 22.5    | 23            | 23.5    | dBm  |  |
| Psat                                                                                 | 23.5    | 24            | 24.5    | dBm  |  |
| Input return loss                                                                    | 11      | 14            | -       | dB   |  |
| Output return loss                                                                   | 11      | 15            | -       | dB   |  |
| * By tuning the Vg terminal voltage -2V~0V , the recommended gate voltage is -0.75V. |         |               |         |      |  |

Add: 101 cecil street #14-10, tong eng building singapore 069533 Email: info@standardcircuit.com

Web: www.standardcircuit.com Tel: +65 82613258



### Main index test curve





## Appearance structure <sup>2</sup>



[ 2 ] All units in the figure are micrometers

| Bonding point definition |          |                                                                        |  |  |
|--------------------------|----------|------------------------------------------------------------------------|--|--|
| Bonding point            | Function | Functional Description                                                 |  |  |
| number                   | Symbol   | Functional Description                                                 |  |  |
| 1 RF IN                  | DE IN    | The signal input terminal is connected to a 50 ohm circuit, and no DC  |  |  |
|                          | KEIN     | blocking capacitor is required                                         |  |  |
| 2 R                      | RF OUT   | The signal output terminal is connected to a 50 ohm circuit, and no DC |  |  |
|                          | IXI OUT  | blocking capacitor is required                                         |  |  |
| 4, 6, 8 V D1~3           | V D1~3   | Amplifier drain bias, requires external 100 pF, 1000pF, 100nF bypass   |  |  |
|                          | V D1~3   | capacitor                                                              |  |  |
| 3                        | VG       | Amplifier gate bias, external 100 pF, 1000 pF, 100 nF bypass capacitor |  |  |
|                          | VG       | required                                                               |  |  |
| Chip bottom              | GND      | The bottom of the chip needs to be in good contact with the RF and DC  |  |  |
|                          | GIVD     | grounds                                                                |  |  |



### Recommended assembly diagram



#### **Notice**

- The chip must be stored in an anti-static container and kept in a nitrogen environment.
- Do not attempt to clean the bare die surface using wet chemical methods.
- Please strictly follow the ESD protection requirements to avoid static damage to the bare chip.
- General operation: Please use precision pointed tweezers to pick up bare chips. Avoid touching the chip surface with tools or fingers during operation.
- Rack mounting operation suggestions: AuSn solder eutectic sintering process can be used for bare chip
  mounting. The mounting surface must be clean and flat.
- Sintering process: It is recommended to use AuSn solder sheets with a gold-tin ratio of 80/20. The working surface temperature reaches 255 °C and the tool (vacuum chuck) temperature reaches 265 °C. When the high-temperature mixed gas (nitrogen-hydrogen ratio of 90/10) is blown to the chip, the temperature at the top of the tool should be raised to 290 °C. Do not let the chip exceed 320 °C for more than 20 seconds. The friction time should not exceed 3 seconds.
- Bonding operation suggestions: Use Φ0.025mm (1mil) gold wire for both ball and wedge bonding. Thermosonic bonding temperature is 150 °C. The pressure of the wedge bonding knife is 40~50gf for ball bonding and 18~22gf for wedge bonding. Use the smallest possible ultrasonic energy. The bonding starts at the pressure point on the chip and ends at the package (or substrate).